Title :
Design of Sample-and-Hold Circuit for a Reconfigurable ADC
Author :
Yan Xiang ; Fan Xiangning ; Zheng Hao
Author_Institution :
Inst. of RF & OE-ICs, Southeast Univ., Nanjing, China
Abstract :
In this paper, a sample-and-hold circuit for a reconfigurable ADC is presented. This design is based on TSMC 0.18μm process. Flip-around architecture is employed to implement overall circuit which may contribute to low noise and fast settling with consuming lower power. To achieve high linearity, improved bootstrapped switches are introduced in this design. A fully differential folded-cascode OTA with gain-boosting technique is utilized to obtain high gain and decrease settling time. Post-simulation results show that the OTA performs well and the whole S/H circuit achieves 65.2 dB SNDR at 60MHz clock frequency, which means that the ENOB reaches 10. The total current consumed is 3 mA.
Keywords :
analogue-digital conversion; bootstrap circuits; network synthesis; sample and hold circuits; ENOB; OTA; bootstrapped switches; clock frequency; current 3 mA; flip-around architecture; frequency 60 MHz; gain-boosting technique; operational transconductance amplifiers; reconfigurable ADC; sample-and-hold circuit; size 0.18 mum; CMOS integrated circuits; Capacitors; Clocks; Noise; Receivers; Solid state circuits; Switches; OTA; bootstrapped switch; reconfigurable ADC; sample-and-hold circuit;
Conference_Titel :
Computer Science & Service System (CSSS), 2012 International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4673-0721-5
DOI :
10.1109/CSSS.2012.323