Title :
ADPLL variables determinations based on phase noise, spur and locking time
Author :
Jiang, Bo ; Xia, Tian
Abstract :
This paper presents a methodology to determine all-digital phase-locked loop (ADPLL) circuit variables based on required design specifications, including output phase noise, spur and locking time. An analytical model is developed to characterize the effects of different noise sources on ADPLL output phase noise and fractional spur. Applying the proposed noise model, circuit variables in ADPLL can be properly selected to meet the phase noise, spur and locking time requirements. For model validation, we collect the ADPLL circuit designs published in the recent literature and perform model analysis. The analysis results and hardware measurements show good agreements.
Keywords :
digital phase locked loops; phase noise; ADPLL circuit designs; ADPLL circuit variable determinations; all-digital phase-locked loop circuit variables; design specifications; fractional spur; locking time; model validation; noise model; phase noise; Clocks; Frequency measurement; Modulation; Noise measurement; Phase locked loops; Phase noise;
Conference_Titel :
SOC Conference (SOCC), 2012 IEEE International
Conference_Location :
Niagara Falls, NY
Print_ISBN :
978-1-4673-1294-3
DOI :
10.1109/SOCC.2012.6398377