DocumentCode :
585807
Title :
Reconfigurable framework for high-bandwidth stream-oriented data processing
Author :
Mykyta, Alexander ; Patru, Dorin ; Saber, Eli ; Roylance, Gene ; Larson, Brad
Author_Institution :
Dept. of Comput. Eng., Rochester Inst. of Technol., Rochester, NY, USA
fYear :
2012
fDate :
12-14 Sept. 2012
Firstpage :
177
Lastpage :
183
Abstract :
Field Programmable Gate Arrays (FPGAs) have become a competitive alternative to ASICs in both cost and flexibility. This paper presents a method for migrating an existing ASIC core into an FPGA. To minimize timing effects from logic overhead in FPGAs, a reconfigurable multichannel framework is developed that achieves comparable computational performance to the original ASIC. Run-time reconfiguration is overlapped with processing, allowing for a greater application diversity. Implementations using a color space conversion engine (CSC) show that performance can be improved up to 1.5 times faster than the original ASIC design, as a result of exploiting parallelism.
Keywords :
application specific integrated circuits; field programmable gate arrays; reconfigurable architectures; ASIC core; CSC; FPGA; color space conversion engine; computational performance; field programmable gate arrays; high-bandwidth stream-oriented data processing; reconfigurable framework; reconfigurable multichannel framework; run-time reconfiguration; Application specific integrated circuits; Clocks; Engines; Field programmable gate arrays; Hardware; Pipelines; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2012 IEEE International
Conference_Location :
Niagara Falls, NY
ISSN :
2164-1676
Print_ISBN :
978-1-4673-1294-3
Type :
conf
DOI :
10.1109/SOCC.2012.6398391
Filename :
6398391
Link To Document :
بازگشت