DocumentCode
586
Title
Scalable and parameterised VLSI architecture for efficient sparse approximation in FPGAs and SoCs
Author
Ren, Fengyuan ; Xu, Wei ; Markovic??, D.
Author_Institution
Electrical Engineering Department, University of California, Los Angeles, CA 90095, USA
Volume
49
Issue
23
fYear
2013
fDate
Nov. 7 2013
Firstpage
1440
Lastpage
1441
Abstract
A parameterised and scalable very large scale integration (VLSI) soft intellectual property (IP) is presented that can be implemented in programmable logic devices, such as field programmable gate arrays (FPGAs) or a system-on-chip design for efficient sparse approximation. The proposed architecture is optimised based on the orthogonal matching pursuit algorithm by both algorithm reformulation and architecture resource sharing techniques. The soft IP core supports a floating-point data format with 10 design parameters, which provides the necessary flexibility for application-specific customisation. The soft IP is evaluated on various FPGA platforms. The evaluation results show that design can achieve up to 30% higher throughput than the existing solutions while offering a larger dynamic range capability and better design flexibility.
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el.2013.2978
Filename
6675715
Link To Document