Title :
Yield enhancement by logi-thermal simulation based testing
Author :
Nagy, G. ; Pohl, Laszlo ; Timar, Andras ; Poppe, Andreas
Author_Institution :
Dept. of Electron Devices, Budapest Univ. of Technol. & Econ., Budapest, Hungary
Abstract :
This paper proposes a method for yield enhancement in digital integrated circuit manufacture using a temperature dependent logic simulation tool. In an industrial environment the time slot dedicated to the logic testing of a single integrated circuit needs to be as short as possible in order to boost production. During this short period thermally induced errors might remain hidden due to long thermal time constants. This paper introduces a methodology to determine the steady-state die temperature where a short logic test is able to reveal logic faults. The evolved die temperature is simulated with a logi-thermal simulator engine that performs logic simulation by taking self-heating into account. We propose that the testing should take place at an elevated temperature where the temperature dependent failures arise. This approach makes it possible to detect otherwise hidden defects while keeping testing times short.
Keywords :
integrated circuit manufacture; logic testing; digital integrated circuit manufacture; industrial environment; logi-thermal simulation based testing; logic simulation; logic testing; reveal logic faults; short period thermally induced errors; steady-state die temperature; temperature dependent failures; temperature dependent logic simulation tool; thermal time constants; yield enhancement; Delay; Engines; Integrated circuit modeling; Libraries; Logic gates; Mathematical model; Standards; logic test; test automation; thermal aware;
Conference_Titel :
Thermal Investigations of ICs and Systems (THERMINIC), 2012 18th International Workshop on
Conference_Location :
Budapest
Print_ISBN :
978-1-4673-1882-2