DocumentCode :
586648
Title :
Unequal error protection with CRC-16 bits in EPC class-1 generation-2 UHF RFID systems
Author :
Morelos-Zaragoza, Robert
Author_Institution :
Electr. Eng. Dept., San Jose State Univ., San Jose, CA, USA
fYear :
2012
fDate :
28-31 Oct. 2012
Firstpage :
36
Lastpage :
40
Abstract :
This paper deals with cyclic-redundancy-check (CRC) bits stored in the memory of tags of electronic product code (EPC) class-1 generation-2 UHF radio-frequency identification (RFID) systems. It is shown that tag memory bits transmitted via backscattering to a reader have two levels of error protection. The structure and properties of the underlying binary linear unequal-error-protection (UEP) (128,112,4) code are studied. The amount of redundancy provided by the 16 CRC bits is shown to be sufficient for the decoder in the reader to correct all single-bit errors and 79% of all possible double-bit errors. Moreover, the number of tag memory bits with additional error protection as well as the structure of the associated correctable error patterns are established.
Keywords :
binary codes; linear codes; radiofrequency identification; CRC; EPC class-1 generation-2 UHF RFID systems; cyclic-redundancy-check; double-bit errors; electronic product code class-1 generation-2 UHF radiofrequency identification systems; error protection levels; single-bit errors; tag memory bits; underlying binary linear unequal-error-protection code; unequal error protection; word length 16 bit; Decoding; Error correction; Error correction codes; Passive RFID tags; Polynomials; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Theory and its Applications (ISITA), 2012 International Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4673-2521-9
Type :
conf
Filename :
6400956
Link To Document :
بازگشت