DocumentCode :
588892
Title :
Research on reliable on-chip network using asynchronous logic
Author :
Guo Jianlan ; Liu Yijun ; Chen Yuqiang
Author_Institution :
Dept. of Comput. Eng., DongGuan Polytech., Dongguan, China
fYear :
2012
fDate :
17-18 Nov. 2012
Firstpage :
695
Lastpage :
698
Abstract :
With the development of silicon technology, the scalability and complexity of SoC greatly challenge traditional on-chip interconnection, such as on-chip buses. On-chip networks are efficient architectures to solve the problem of onchip transmission. When silicon industry enters deep submicron era, the reliability of on-chip networks are becoming a protruding problem. The paper addresses the issues using asynchronous logic to guarantee the reliability of on-chip networks. An on-chip network architecture is proposed. Based on experimental results, asynchronous logic greatly improves the reliability of on-chip transmission under the conditions of supply voltage change, wire interference,EMI,clock skew and soft error.
Keywords :
asynchronous circuits; electromagnetic interference; integrated circuit design; integrated circuit interconnections; integrated circuit reliability; logic design; system-on-chip; EMI; SoC complexity; SoC scalability; asynchronous logic; clock skew; deep submicron era; logic design; on-chip buses; on-chip interconnection; on-chip network architecture; on-chip network reliability; onchip transmission problem; silicon technology; soft error; supply voltage change; system-on-chip; wire interference; Clocks; Delay; IP networks; Integrated circuit interconnections; Reliability; System-on-a-chip; Wires; On-chip networks; asynchronous logic design; system-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Security (CIS), 2012 Eighth International Conference on
Conference_Location :
Guangzhou
Print_ISBN :
978-1-4673-4725-9
Type :
conf
DOI :
10.1109/CIS.2012.160
Filename :
6405930
Link To Document :
بازگشت