Title :
Spur suppression in frequency synthesizer using switched capacitor array
Author :
Mandal, Durbadal ; Mandal, P. ; Bhattacharyya, Tarun Kanti
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, Kharagpur, India
Abstract :
In this paper we propose a PLL based frequency synthesizer architecture having low spur. Using an array of switched capacitors and a delay locked loop (DLL), a periodic charge distribution technique to suppress reference spur in the PLL has been adopted. The DLL provides the equispaced M instances at which the capacitor array distributes the charge. For the validation of the concept, an integer-N frequency synthesizer with four times repetition of ripples for 916 MHz output frequency and 2 MHz input reference frequency, has been designed in 180 nm CMOS technology. Cadence Spectre simulation shows output spur improvement, with respect to a conventional architecture, of about 59, 75 and 65 dB respectively at 2, 4, 6 MHz offset frequencies while the spur at 8 MHz offset remains unchanged.
Keywords :
CMOS integrated circuits; delay lock loops; frequency synthesizers; phase locked loops; switched capacitor networks; CMOS technology; Cadence Spectre simulation; PLL; PLL based frequency synthesizer architecture; delay locked loop; frequency 2 MHz; frequency 916 MHz; integer-N frequency synthesizer; periodic charge distribution technique; reference spur suppression; size 180 nm; switched capacitor array; Capacitors; Charge pumps; Delay; Frequency synthesizers; Phase locked loops; Switches; Voltage-controlled oscillators; Spur suppression; charge distribution; frequency synthesizer; phase locked loop (PLL); switched capacitor;
Conference_Titel :
SoC Design Conference (ISOCC), 2012 International
Conference_Location :
Jeju Island
Print_ISBN :
978-1-4673-2989-7
Electronic_ISBN :
978-1-4673-2988-0
DOI :
10.1109/ISOCC.2012.6407049