DocumentCode
589732
Title
High-speed comparator architectures for fast binary comparison
Author
Deb, Sujay ; Chaudhury, Santanu
Author_Institution
Dept. of Electr. Eng., Nat. Inst. of Technol. Silchar, Silchar, India
fYear
2012
fDate
Nov. 30 2012-Dec. 1 2012
Firstpage
454
Lastpage
457
Abstract
This paper proposes the design of digital comparator with two different parallel architectures. These comparators are first realized in Verilog and simulated with Xilinx ISE 8.2i platform and then compared with the traditional design. Simulation results show that the first proposed architecture has 23.769 % less combinational delay (logic + interconnect) and the second proposed architecture is even much faster and has a combinational delay of 35.218 % less compared to the traditional design.
Keywords
comparators (circuits); hardware description languages; logic design; parallel architectures; Verilog; Xilinx ISE 8.2i platform; binary comparison; combinational delay; digital comparator design; high-speed comparator architecture; parallel architecture; Bismuth; Delay; Hardware design languages; Parallel architectures; Simulation; Sorting; binary comparator; combinational path delay; compare look ahead logic; parallel architecture; sorting networks; tree comparator;
fLanguage
English
Publisher
ieee
Conference_Titel
Emerging Applications of Information Technology (EAIT), 2012 Third International Conference on
Conference_Location
Kolkata
Print_ISBN
978-1-4673-1828-0
Type
conf
DOI
10.1109/EAIT.2012.6408016
Filename
6408016
Link To Document