Title :
ASIC leakage, performance and area tradeoff analysis
Abstract :
Power Optimization is essential part of early design planning stage besides performance. The blooming of mobile applications era further drive the need for power reduction in SOC design. Though SOC designers can opt for commercial EDA tools for concurrent timing, power, noise optimization, a thorough leakage, performance, area trade off analysis is required during design definition phase to ensure optimum performance, area, power and cost. The intend of this paper is to share some of the prior art leakage power trade off analysis in early SOC design planning phase.
Keywords :
circuit optimisation; integrated circuit design; integrated circuit noise; system-on-chip; ASIC leakage; EDA tool; SOC design planning phase; area tradeoff analysis; leakage power trade off analysis; mobile application; noise optimization; power optimization; power reduction; Libraries; Logic gates; Optimization; Performance gain; Planning; Standards; Transistors; ASIC; Area; Leakage; Performance;
Conference_Titel :
Circuits and Systems (ICCAS), 2012 IEEE International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4673-3117-3
Electronic_ISBN :
978-1-4673-3118-0
DOI :
10.1109/ICCircuitsAndSystems.2012.6408331