Title :
An inter-frame/inter-view cache architecture design for multi-view video decoders
Author :
Jui-Sheng Lee ; Sheng-Han Wang ; Chih-Tai Chou ; Cheng-An Chien ; Hsiu-Cheng Chang ; Jiun-In Guo
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper we propose a low-bandwidth two-level inter-frame/inter-view cache architecture for a view scalable multi-view video decoder, which adopts two decoder cores to decode multi-view videos in parallel. The first level L1 cache is developed for the single video decoder core, which is able to reduce 60% bandwidth in doing inter-frame prediction in average. Moreover, we develop the second level L2 cache architecture to reuse the same reference data for doing inter-view prediction among different decoder cores, which can further reduce 35% bandwidth. By adopting the proposed two-level cache architecture for doing inter-frame/inter-view prediction, we can reduce 80% bandwidth through a view scalable multi-view video decoder implementation, which achieves real-time HD1080 dual-view video decoding.
Keywords :
cache storage; video coding; first level L1 cache; interframe prediction; interview prediction; low-bandwidth two-level interframe-interview cache architecture; real-time HD1080 dual-view video decoding; scalable multiview video decoder implementation; second level L2 cache architecture; single video decoder core; Bandwidth; Computer architecture; Decoding; Real-time systems; Standards; Streaming media; Video coding;
Conference_Titel :
Signal & Information Processing Association Annual Summit and Conference (APSIPA ASC), 2012 Asia-Pacific
Conference_Location :
Hollywood, CA
Print_ISBN :
978-1-4673-4863-8