Title :
An Efficient High Throughput FPGA Implementation of AES for Multi-gigabit Protocols
Author :
Hussain, Ummar ; Jamal, H.
Author_Institution :
Dept. of Electr. Eng., Univ. of Eng. & Technol., Taxila, Pakistan
Abstract :
Due to the requirement of high throughput architecture for encrypted channels, an efficient implementation of hardware is needed. This can be achieved by using smart utilization of high end reconfigurable platforms. To achieve convincingly high throughput, an efficient non-pipelined style implementation of Advanced Encryption Standard (AES) with key size of 128-bit, for multigigabit protocols on Field Programmable Gate Array (FPGA)is presented.
Keywords :
cryptographic protocols; field programmable gate arrays; AES; advanced encryption standard; encrypted channel; field programmable gate array; high throughput FPGA; multigigabit protocol; Ciphers; Clocks; Encryption; Field programmable gate arrays; Table lookup; Throughput; AES; CBC; ECB; FPGA; HDL; Multi-gigabit;
Conference_Titel :
Frontiers of Information Technology (FIT), 2012 10th International Conference on
Conference_Location :
Islamabad
Print_ISBN :
978-1-4673-4946-8
DOI :
10.1109/FIT.2012.45