DocumentCode :
59369
Title :
Raised-Source/Drain Double-Gate Transistor Design Optimization for Low Operating Power
Author :
Chen, D. ; Jacobson, Z.A. ; Tsu-Jae King Liu
Author_Institution :
Dept. of Mater. Sci. & Eng., Univ. of California, Berkeley, Berkeley, CA, USA
Volume :
60
Issue :
3
fYear :
2013
fDate :
Mar-13
Firstpage :
1040
Lastpage :
1045
Abstract :
In this simulation-based study, the raised-source/drain (RSD) double-gate MOSFET design is optimized for scaling to gate lengths below 10 nm, and its performance is compared against that of the dopant-segregated Schottky (DSS) double-gate MOSFET design, for applications requiring low operating power. It is found that the RSD design provides for higher drive current and shorter intrinsic delay than the DSS design, for the same total device length (<; 30 nm). Thus, the use of RSD regions is the preferred approach to lower parasitic resistance for deeply scaled double-gate MOSFETs.
Keywords :
MOSFET; Schottky gate field effect transistors; low-power electronics; DSS double-gate MOSFET design; RSD double-gate MOSFET design; deeply-scaled double-gate MOSFET; device length; dopant-segregated Schottky double-gate MOSFET design; drive current; intrinsic delay; low-power operation; parasitic resistance; raised-source-drain double-gate transistor design optimization; simulation-based study; Decision support systems; Delay; Logic gates; MOSFET circuits; Performance evaluation; Semiconductor process modeling; Tunneling; Direct source-to-drain tunneling (DSDT); MOSFET; double gate; fully depleted;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2242893
Filename :
6463441
Link To Document :
بازگشت