DocumentCode :
593884
Title :
A systolic-based architecture for a novel reduced-complexity GPS receiver
Author :
Salih-Alj, Y. ; Gagnon, Francois ; Landry, Rene
Author_Institution :
Sch. of Sci. & Eng., Al Akhawayn Univ. in Ifrane, Ifrane, Morocco
fYear :
2012
fDate :
18-20 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
In this paper, a novel structure of GPS receiver is proposed. The considered GPS acquisition system leverages a systolic-based array structure of regular and simple locally-connected processing-elements (PEs). The new GPS scheme is simulated and its complexity is evaluated for a real-time implementation on a field programmable gate array (FPGA). The suggested systolic-based acquisition system promises high performance for GPS receivers by yielding greatly improved processing latency and estimation precision while offering an efficient and flexible implementation of a significantly reduced complexity of a fully pipelined architecture.
Keywords :
Global Positioning System; data acquisition; estimation theory; field programmable gate arrays; radio receivers; FPGA; GPS acquisition system; PE; field programmable gate array; locally-connected processing-element; pipelined architecture; precision estimation; reduced-complexity GPS receiver; systolic-based acquisition array structure system; Arrays; Complexity theory; Correlation; Field programmable gate arrays; Global Positioning System; Receivers; FPGA implementation; GPS; acquisition; digital signal processing; direct sequence spread-spectrum;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Systems and Industrial Informatics (ICCSII), 2012 International Conference on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4673-5155-3
Type :
conf
DOI :
10.1109/ICCSII.2012.6454625
Filename :
6454625
Link To Document :
بازگشت