DocumentCode :
596853
Title :
Design of ADPLL system for WiMAX applications in 40-nm CMOS
Author :
Wenlong Jiang ; Tavakol, A. ; Effendrik, P. ; van de Gevel, M. ; Verwaal, F. ; Staszewski, Robert Bogdan
Author_Institution :
Delft Univ. of Technol., Delft, Netherlands
fYear :
2012
fDate :
9-12 Dec. 2012
Firstpage :
73
Lastpage :
76
Abstract :
We present an all-digital phase-locked loop (ADPLL)-based frequency synthesizer for WiMAX applications implemented in 40-nm CMOS. Via frequency planning and design of multiple capacitor-banks in a digitally-controlled oscillator (DCO), the ADPLL covers dual bands of 2.3-2.7 GHz and 3.3-3.8 GHz, while achieving a fine frequency resolution of 25 Hz. The time-to-digital converter (TDC) achieves a resolution of better than 13 ps. Several techniques have been proposed to improve system performance. The whole system is simulated via Verilog-AMS with digital circuits at the gate level. The ADPLL achieves an integrated phase noise of better than -40 dBc from 1 kHz to 10 MHz, and settling time is within 15 us.
Keywords :
CMOS integrated circuits; WiMax; frequency synthesizers; hardware description languages; oscillators; phase locked loops; time-digital conversion; ADPLL system; CMOS; DCO; TDC; Verilog-AMS; WiMAX applications; all-digital phase-locked loop; digitally-controlled oscillator; frequency 2.3 GHz to 2.7 GHz; frequency 3.3 GHz to 3.8 GHz; frequency planning; frequency synthesizer; multiple capacitor banks; size 40 nm; time-to-digital converter; Clocks; Frequency conversion; Frequency modulation; Phase locked loops; Phase noise; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
Type :
conf
DOI :
10.1109/ICECS.2012.6463568
Filename :
6463568
Link To Document :
بازگشت