DocumentCode :
596930
Title :
TSV stress-aware performance and reliability analysis
Author :
Ali, Mohamed ; Ahmed, Moataz A. ; Chrzanowska-Jeske, Malgorzata
Author_Institution :
Portland State Univ., Portland, OR, USA
fYear :
2012
fDate :
9-12 Dec. 2012
Firstpage :
737
Lastpage :
740
Abstract :
We analyze delay, dynamic and leakage power of TSV based 3D-ICs under stress-induced mobility and threshold voltage changes. It is shown that variations in MOS device characteristics can influence the overall chip performance depending on the number of affected devices. We also analyze the impact of these changes on the reliability of circuit designs. Mean time to failure (MTTF) is calculated under the influence of stress. We also discuss a technique to reduce the variation of device parameters by providing Keep-Out-Zone for selective TSVs and placing the critical cells around those TSVs.
Keywords :
MIS devices; failure analysis; integrated circuit reliability; three-dimensional integrated circuits; MOS device characteristics; MTTF; TSV stress-aware performance; TSV-based 3D-IC; chip performance; circuit design reliability; critical cells; dynamic power; keep-out-zone; leakage power; mean time to failure; stress-induced mobility; threshold voltage changes; Current density; Delay; Reliability; Stress; Threshold voltage; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
Type :
conf
DOI :
10.1109/ICECS.2012.6463649
Filename :
6463649
Link To Document :
بازگشت