DocumentCode :
596997
Title :
ASIC-in-the-loop methodology for verification of piecewise affine controllers
Author :
Martinez-Rodriguez, Macarena Cristina ; Brox, Piedad ; Castro, Jose ; Tena, Erica ; Acosta, Antonio J. ; Baturone, Iluminada
Author_Institution :
Dept. of Electron. & Electromagn., Univ. of Seville, Seville, Spain
fYear :
2012
fDate :
9-12 Dec. 2012
Firstpage :
388
Lastpage :
391
Abstract :
This paper exposes a hardware-in-the-loop methodology to verify the performance of a programmable and configurable application specific integrated circuit (ASIC) that implements piecewise affine (PWA) controllers. The ASIC inserted into a printed circuit board (PCB) is connected to a logic analyzer that generates the input patterns to the ASIC (in particular, the values to program the memories, configuration parameters, and values of the input signals). The output provided by the ASIC is also taken by the logic analyzer. A Matlab program controls the logic analyzer to verify the PWA controller implemented by the ASIC in open-loop as well as in closed-loop configurations.
Keywords :
application specific integrated circuits; controllers; integrated memory circuits; logic analysers; printed circuits; ASIC-in-the-loop methodology; Matlab; PCB; application specific integrated circuit; configuration parameters; hardware-in-the-loop methodology; logic analyzer; memories; piecewise affine controllers; printed circuit board; Application specific integrated circuits; Field programmable gate arrays; Generators; MATLAB; Mathematical model; Power electronics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
Type :
conf
DOI :
10.1109/ICECS.2012.6463721
Filename :
6463721
Link To Document :
بازگشت