DocumentCode :
597067
Title :
Hardware design and verification techniques for Giga-bit Forward-Error Correction systems on FPGAs
Author :
Mahdi, Ahmed ; Sakellariou, P. ; Kanistras, Nikos ; Tsatsaragkos, I. ; Paliouras, Vassilis
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Patras, Patras, Greece
fYear :
2012
fDate :
9-12 Dec. 2012
Firstpage :
89
Lastpage :
92
Abstract :
Contemporary and next-generation wireless, wired and optical telecommunication systems rely on sophisticated forward error-correction (FEC) schemes to facilitate operation at particularly low Bit Error Rate (BER). The ever increasing demand for high information throughput rate, combined with requirements for moderate cost and low-power operation, renders the design of FEC systems a challenging task. The definition of the parity check matrix of an LDPC code is a crucial task as it defines both the computational complexity of the decoder and the error correction capabilities. However, the characterization of the corresponding code at low BER is a computationally intensive task that cannot be carried out with software simulation. We here demonstrate procedures that involve hardware acceleration to facilitate code design. In addition to code design, verification of operation at low BER requires strategies to prove correct operation of hardware, thus rendering FPGA prototyping a necessity. This paper demonstrates design techniques and verification strategies that allow proof of operation of a gigabit-rate FEC system at low BER, exploiting the state-of-the-art Virtex-7 technology. It is shown that by occupying up to 70% - 80% percent of slices on a Virtex-7 XC7V485T device, iterative decoding at gigabit rate can be verified.
Keywords :
computational complexity; error statistics; field programmable gate arrays; forward error correction; iterative decoding; next generation networks; parity check codes; BER; FPGA prototyping rendering; LDPC code; Virtex-7 XC7V485T device; bit error rate; code design; decoder computational complexity; giga-bit forward-error correction system design; gigabit-rate FEC system; hardware acceleration; hardware design; high information throughput rate; iterative decoding; low-power operation; next-generation wireless telecommunication systems; optical telecommunication systems; parity check matrix; software simulation; state-of-the-art Virtex-7 technology; verification techniques; wired telecommunication systems; Clocks; Decoding; Field programmable gate arrays; Hardware; Iterative decoding; Throughput; FPGA prototyping; Gbit application; LDPC encoding-decoding; hardware architecture; low Bit Error Rate; parity check-matrix;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
Type :
conf
DOI :
10.1109/ICECS.2012.6463792
Filename :
6463792
Link To Document :
بازگشت