DocumentCode :
597210
Title :
Low-power design technique with ambipolar double gate devices
Author :
Jabeur, Kotb ; O´Connor, I. ; Navarro, D. ; Beux, S.L.
Author_Institution :
Lyon Inst. of Nanotechnol., Ecole Centrale de Lyon, Ecully, France
fYear :
2012
fDate :
4-6 July 2012
Firstpage :
14
Lastpage :
21
Abstract :
Ambipolar FETs with channels composed of carbon nanotubes, graphene or undoped silicon nanowires have a Vds-dependent Ioff, a source of high leakage, as well as a low VTH, a source of high dynamic power. In this paper, we propose a circuit design technique to solve these issues for low-power logic circuits with ambipolar double-gate transistors, using the in-field controllability via the fourth device terminal. The approach is demonstrated for the complementary static logic design style. It dynamically lowers the dynamic power (short-circuit and capacitive) during the active mode and the static power during the inactive mode. We apply this approach in a simulation-based case study focused on Double Gate Carbon Nanotube FET (DG-CNTFET) technology. Compared to conventional structures, an average improvement of 3X in total power consumption was observed, with a decrease by a factor of 4X in short circuit power, and of 100X in static power (during the standby mode).
Keywords :
carbon nanotube field effect transistors; logic circuits; logic design; low-power electronics; C; DG-CNTFET technology; ambipolar FET; ambipolar double gate devices; ambipolar double-gate transistors; carbon nanotubes; circuit design technique; complementary static logic design style; double gate carbon nanotube FET; dynamic power; fourth device terminal; graphene; in-field controllability; inactive mode; low-power design technique; low-power logic circuits; static power; undoped silicon nanowires; CMOS integrated circuits; CNTFETs; Clocks; Integrated circuit modeling; Logic gates; Power demand; Ambipolarity; Carbon Nanotubes; Lowpower design; Reconfigurable Logic; ambipolar double-gate devices; four-terminal devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2012 IEEE/ACM International Symposium on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4503-1671-2
Type :
conf
Filename :
6464138
Link To Document :
بازگشت