• DocumentCode
    597232
  • Title

    Synthesis of topological quantum circuits

  • Author

    Paler, Alexandru ; Devitt, Simon ; Nemoto, Kae ; Polian, I.

  • Author_Institution
    Fac. of Inf. & Math., Univ. of Passau, Passau, Germany
  • fYear
    2012
  • fDate
    4-6 July 2012
  • Firstpage
    181
  • Lastpage
    187
  • Abstract
    Topological quantum computing has recently proven itself to be a very powerful model when considering large-scale, fully error corrected quantum architectures. In addition to its robust nature under hardware errors, it is a software driven method of error corrected computation, with the hardware responsible for only creating a generic quantum resource (the topological lattice). Computation in this scheme is achieved by the geometric manipulation of holes (defects) within the lattice. Interactions between logical qubits (quantum gate operations) are implemented by using particular arrangements of the defects, such as braids and junctions.We demonstrate that junction-based topological quantum gates allow highly regular and structured implementation of large CNOT (controlled-not) gate networks, which ultimately form the basis of the error corrected primitives that must be used for an error corrected algorithm. We present a number of heuristics to optimise the area of the resulting structures and therefore the number of the required hardware resources.
  • Keywords
    logic design; network synthesis; network topology; quantum gates; CNOT gate; controlled NOT gate; error corrected computation; fully error corrected quantum architecture; generic quantum resource; geometric hole manipulation; hardware error; junction based topological quantum gate; large scale quantum architecture; logical qubit; quantum gate operation; software driven method; topological lattice; topological quantum circuit synthesis; topological quantum computing; Clustering algorithms; Computational modeling; Hardware; Junctions; Lattices; Logic gates; Quantum computing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Nanoscale Architectures (NANOARCH), 2012 IEEE/ACM International Symposium on
  • Conference_Location
    Amsterdam
  • Print_ISBN
    978-1-4503-1671-2
  • Type

    conf

  • Filename
    6464161