DocumentCode :
597554
Title :
Nanoscale tri gate MOSFET for Ultra low power applications using high-k dielectrics
Author :
Nirmal, D. ; Kumar, P.V. ; Joy, D. ; Jebalin, B.K. ; Kumar, N.M.
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
fYear :
2013
fDate :
2-4 Jan. 2013
Firstpage :
12
Lastpage :
19
Abstract :
The Triple-Gate (TG) MOSFET has emerged as one of the promising devices to extend CMOS technology beyond the scaling limit of conventional CMOS technology. Triple gate MOSFET has an excellent scalability and better Short Channel Effect immunity. They are used for CMOS applications beyond the 22 nm node. In order to reduce the leakage current for device beyond the 22 nm, the gate dielectric is replaced with different High-k dielectric material. Triple Gate MOSFETis developed using Sentaurus simulator and its performance is analyzed for various device parameters. It is observed that the integration of high-k gate oxide dielectric material m Triple gate MOSFET significantly reduce the short channel effects and the leakage current. The parameters such as ON current, OFF current, Ion/Ioff ratio, DIBL(Dram Induced Barrier Lowering), transconductance, transconductance generation factor, output resistance, intrinsic gam and intrinsic gate capacitances are analyzed m this paper. The suitability of nanoscale Triple gate MOSFET for circuit applications is observed with the help of an inverter circuit and their gam values are calculated for VLSI low power applications.
Keywords :
MOSFET; VLSI; dielectric materials; invertors; low-power electronics; CMOS technology; DRAM induced barrier lowering; Sentaurus simulator; VLSI low power application; gate dielectric; high-k dielectric material; high-k gate oxide dielectric material; intrinsic gam; intrinsic gate capacitance; inverter circuit; leakage current reduction; nanoscale trigate MOSFET; nanoscale triple gate MOSFET; output resistance; short channel effect immunity; transconductance generation factor; ultra low power application; Conferences; Decision support systems; Hafnium; Nanoelectronics; CMOS; Triple-Gate; VLSI; high-k; low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoelectronics Conference (INEC), 2013 IEEE 5th International
Conference_Location :
Singapore
ISSN :
2159-3523
Print_ISBN :
978-1-4673-4840-9
Electronic_ISBN :
2159-3523
Type :
conf
DOI :
10.1109/INEC.2013.6465939
Filename :
6465939
Link To Document :
بازگشت