DocumentCode :
597766
Title :
Design of low power clocking system using merged flip-flop technique
Author :
Ashna, V.R. ; Jagadeeswari, M.
Author_Institution :
ME VLSI Design, Sri Ramakrishna Eng. Coll., Coimbatore, India
fYear :
2013
fDate :
4-6 Jan. 2013
Firstpage :
1
Lastpage :
6
Abstract :
The clock power is the major dynamic power source in sequential VLSI circuits. In order to reduce this power a lots of techniques are available. One of them is the use of multi-bit flip-flop. In this technique the power consumption is reduced by replacing some flip-flop with multi-bit flip-flops. This may cause some performance degradation to the original circuit. To avoid the performance degradation the flip-flops that are going to merge must satisfy certain timing constraint. The concept of combination table is introduced in the proposed work. The combination table contains the flip-flops that can be merged. According to the experimental results it is found that the flipflops after merging reduces the dynamic power about 23.68% and the total power about 8.55%. It is also found that the global clock buffer is reduced to 37.84%.
Keywords :
VLSI; clocks; flip-flops; logic design; low-power electronics; sequential circuits; timing; clock power; combination table; dynamic power source; global clock buffer; low power clocking system design; merged flip-flop technique; multibit flip-flop; performance degradation; power consumption reduction; sequential VLSI circuit; timing constraint; Algorithm design and analysis; Clocks; Flip-flops; Heuristic algorithms; Libraries; Merging; Timing; combination table; merging; multi-bit flip-flop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4673-2906-4
Type :
conf
DOI :
10.1109/ICCCI.2013.6466300
Filename :
6466300
Link To Document :
بازگشت