DocumentCode :
597853
Title :
Novel differential logic using floating-gate MOS transistors
Author :
Guo-Qiang Hang ; Yi-Nan Mo ; Xuan-Chang Zhou ; Dan-Yan Zhang
Author_Institution :
Sch. of Inf. & Electr. Eng., Zhejiang Univ. City Coll., Hangzhou, China
fYear :
2012
fDate :
Oct. 29 2012-Nov. 1 2012
Firstpage :
1
Lastpage :
3
Abstract :
A new static CMOS differential logic based on multiple-input floating-gate MOS (FGMOS) transistor is proposed. In this circuit configuration, a pair of n-channel multiple-input FGMOS pull down networks is used to replace the nMOS logic tree in the conventional cascode voltage switch logic (CVSL) circuit in order to simplify the circuit structure. By using the advantage that voltage signals are easy to be added by means of floating gate in multiple-input FGMOS transistor, a simple synthesis technique of the n-channel multiple-input FGMOS logic tree by employing summation signal is also discussed. On the basis of the proposed synthesis method, some logic circuits including full adder are designed. HSPICE simulations using TSMC 0.35μm 2-ploy 4-metal CMOS technology with a power supply of 1.5V is utilized to validate the effectiveness of the proposed logic circuits.
Keywords :
CMOS logic circuits; MOSFET; logic design; TSMC; cascode voltage switch logic circuit; floating gate MOS transistors; multiple input FGMOS transistor; multiple input floating gate MOS transistor; n-channel multiple input FGMOS logic tree; size 0.35 mum; static CMOS differential logic; summation signal; synthesis technique; Adders; CMOS integrated circuits; CMOS technology; Couplings; Logic gates; MOSFETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
Type :
conf
DOI :
10.1109/ICSICT.2012.6466755
Filename :
6466755
Link To Document :
بازگشت