DocumentCode :
59838
Title :
Selective Body Biasing for Post-Silicon Tuning of Sub-Threshold Designs: An Adaptive Filtering Approach
Author :
Hui Geng ; Jianming Liu ; Pei-Wen Luo ; Liang-Chia Cheng ; Grant, Steven L. ; Yiyu Shi
Author_Institution :
Dept. of Electr. & Comput. Eng., Missouri Univ. of Sci. & Technol., Rolla, MO, USA
Volume :
34
Issue :
5
fYear :
2015
fDate :
May-15
Firstpage :
713
Lastpage :
725
Abstract :
A sub-threshold design could provide a compelling approach to power critical applications. An exponential relationship exists, however, between the delay and the threshold voltage, that makes this design-time timing closure extremely difficult, if not impossible, to achieve. Several previous studies were focused on the technique of body biasing during post-silicon tuning for delay compensation. But they were mostly for super-threshold designs where spatially correlated ${L} _{mathbf {eff}}$ variation dominates. They cannot be applied directly to sub-threshold designs in which purely random threshold voltage variations dominate. These works also assumed multiple body biasing voltage domains and multiple body biasing voltage levels, which involve significant design overhead. The problem of selective body biasing for post-silicon tuning of sub-threshold designs is examined in this paper. The possibility of using only one body bias voltage domain with a single body bias voltage is explored. The problem was formulated first as a linearly constrained statistical optimization model. The adaptive filtering concept from the signal processing community was then adopted so that an efficient, yet novel, solution could be developed. Using several 65 nm industrial designs, experimental results suggest that, compared with a seemingly more intuitive approach, the proposed approach can improve the pass rate by 57% on average with similar standby power and the same number of body biasing gates. This approach can reduce the standby power, on average, by 84%, with a 20% pass rate loss, more than the approach to bias all the gates.
Keywords :
adaptive filters; network synthesis; optimisation; statistical analysis; adaptive filtering approach; adaptive filtering concept; body biasing gate; delay compensation; design overhead; design-time timing closure; exponential relationship; industrial design; intuitive approach; linearly-constrained statistical optimization model; multiple-body biasing voltage domain; multiple-body biasing voltage level; one-body bias voltage domain; pass rate loss; post-silicon tuning; power critical application; selective body biasing; signal processing community; single-body bias voltage; standby power; standby power reduction; subthreshold designs; super-threshold designs; threshold voltage; Adaptation models; Delays; Logic gates; Threshold voltage; Tuning; Vectors; Adaptive filtering algorithm; adaptive filtering algorithm; body biasing; post-silicon tuning; sub-threshold;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2015.2401552
Filename :
7036117
Link To Document :
بازگشت