Title :
A path-matching timing optimization in physical design for DDR port of a global switch chip
Author :
Ding-shan You ; Guo-jun Yuan ; Hua Shen
Author_Institution :
HPC Res. Center, Inst. of Comput. Technol., Beijing, China
fDate :
Oct. 29 2012-Nov. 1 2012
Abstract :
Nowadays, collective communication is becoming the bottleneck of the problem when processing large scale communication. The global network switching chip (D6000GSW) is the core component of Dawning 6000 network system, which realizes the high speed collective communication between the nodes in the computing system. The RX/TX ports of the chip are using DDR transferring mode, so it is important to meet the timing of the these ports. During the physical design stage, various placement and routing will affect the timing result of the DDR ports. The OCV effect will make timing even worse. So in the physical design, we need optimize the timing of these input/output paths. In this paper, a path-matching method which include a full flow from defining the timing constraint to engineering change order(ECO) is present to optimize this SSD timing. The main idea of this method is matching the clock path delay and the data path delay in the DDR port to be identical. Thus the respective timing phase of the input/output data and input/output clock will be good for next level chip. Here we also customize a new pad cell called “WYSSTL2C”. The new pad merges the IO pad and the DDR logic cells together in order to make the data path delay and clock path delay be equal. When the two path is well matched, it is good for the timing closure. Finally, the chip is taped out and passed the testing that prove the design flow is effective.
Keywords :
integrated circuit design; logic circuits; microprocessor chips; optimisation; parallel architectures; receivers; timing circuits; transmitters; DDR logic cells; DDR port; DDR transferring mode; Dawning 6000 network system; ECO; OCV effect; RX-TX ports; SSD timing; WYSSTL2C; clock path delay matching; collective communication; engineering change order; global network switching chip; high speed collective communication; input-output clock; input-output paths; large scale communication processing; new pad cell; next level chip; path-matching timing optimization; physical design; physical design stage; taped out chip; timing constraint; timing phase; Clocks; Computer architecture; Delay; Optimization; Ports (Computers); Registers; DDR; Dawning 6000; SSD; Switch chip; delay-matching; physical design;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
DOI :
10.1109/ICSICT.2012.6467772