DocumentCode :
598770
Title :
Chip-package-PCB co-design for optimization of wireless receiver performance
Author :
Ruey-Bo Sun ; Po-Yang Chang ; Ting-Kuang Wang ; Chih-Ming Hung
Author_Institution :
RF R&D Div, Mstar Semicond., Zhubei, Taiwan
fYear :
2012
fDate :
9-11 Dec. 2012
Firstpage :
116
Lastpage :
119
Abstract :
The co-design of chip-package-PCB is imperative for a modern wireless receiver to achieve the best circuit performance. This paper proposes simulation-based co-design methodologies which can accurately predict the package and PCB parasitic effects on the low noise amplifier (LNA). To begin with, a chip-package co-design methodology is put forth for the LNA circuit to design its inductive degeneration in package. Then the PCB parasitic effects are included in the circuit simulation as well. The favorable topology of impedance matching network is thus evaluated and the associated SMT values can be determined methodically. By applying the proposed co-design methodologies, the receiver performance is able to be optimized in the circuit design phase.
Keywords :
chip-on-board packaging; circuit simulation; impedance matching; low noise amplifiers; printed circuit design; LNA circuit; PCB parasitic effects; chip package PCB codesign; circuit design phase; circuit simulation; impedance matching network; inductive degeneration; low noise amplifier; optimization; simulation based codesign; wireless receiver performance; Impedance; Inductance; Inductors; Integrated circuit modeling; Packaging; Receivers; Sensitivity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Design of Advanced Packaging and Systems Symposium (EDAPS), 2012 IEEE
Conference_Location :
Taipei
Print_ISBN :
978-1-4673-1444-2
Electronic_ISBN :
978-1-4673-1445-9
Type :
conf
DOI :
10.1109/EDAPS.2012.6469442
Filename :
6469442
Link To Document :
بازگشت