DocumentCode :
599053
Title :
Design of low power Voltage Controlled Oscillator
Author :
Garg, Jyoti ; Verma, Seema
Author_Institution :
ABESEC Engineering College, Ghaziabad, Uttar Pradesh, India
fYear :
2012
fDate :
19-21 Dec. 2012
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents the design of low power Voltage Controlled Oscillator with differential stages. Circuit uses multiple pass loop architecture having primary and secondary (auxiliary feed forward) loops. In delay cell positive feedback is used with cross coupled regenerative PMOS load, due to that power consumption reduces. For best tuning range multiple delay path is used. Measurement shows that Oscillator has linear frequency voltage characteristics. This oscillator operates at 1.8V supply. After circuit designing, 2.17GHz–4.16GHz tuning rang, 2.57 GHz centre frequency with 3mw power consumption is obtained. Further to reduce power consumption of Voltage Controlled Oscillator, drain bulk connected PMOS load is used that works in sub-threshold region. If Bulk drain is connected it shows more linearity. By using Bulk drain connected transistor; Power Consumption reduces up to 165µw and frequency is 1.6GHz with tuning range 1.13GHz–2.6GHz.
Keywords :
Low Power; Multiple-pass loop architecture; Ring Oscillator; Sub threshold region; Voltage Controlled Oscillator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technology Trends in Electronics, Communication and Networking (ET2ECN), 2012 1st International Conference on
Conference_Location :
Surat, Gujarat, India
Print_ISBN :
978-1-4673-1628-6
Type :
conf
DOI :
10.1109/ET2ECN.2012.6470061
Filename :
6470061
Link To Document :
بازگشت