DocumentCode :
599055
Title :
Sampled analog VLSI architecture to implement discrete Daubechies wavelet transform
Author :
Reddy, A. S. ; Dhar, A. S.
fYear :
2012
fDate :
19-21 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
A real-time sampled analog VLSI architecture is designed to implement discrete Daubechies wavelet transform (DDWT). This architecture process discrete time continuous level samples that avoids the requirement of complex data converters, where as in digital architectures these data converters are necessary to generate digital samples that consumes extra power and silicon area usage. Characterized by the absence of the quantization process and thus of the data converters this architecture gives good price-performance ratio compared to their digital implementations. Discrete time switched capacitor integrator circuit, based on gain-boosted folded cascode operational amplifier, serves as the building block for the proposed architecture. This architecture is designed in 0.18µm CMOS process and corresponding simulation results are presented.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technology Trends in Electronics, Communication and Networking (ET2ECN), 2012 1st International Conference on
Conference_Location :
Surat, Gujarat, India
Print_ISBN :
978-1-4673-1628-6
Type :
conf
DOI :
10.1109/ET2ECN.2012.6470065
Filename :
6470065
Link To Document :
بازگشت