DocumentCode :
599056
Title :
Design of synchronous sequential circuits with low standby sub-threshold leakage-power using back gate bias and testability logic
Author :
Verma, Shalini ; Pandey, Reetu Raj
Author_Institution :
Dept. of Electron. Eng., IT-BHU Banaras Hindu Univ., Varanasi, India
fYear :
2012
fDate :
19-21 Dec. 2012
Firstpage :
1
Lastpage :
4
Abstract :
The paper proposes a scheme to reduce the leakage(sub-threshold) standby power in synchronous sequential circuits by using back gate bias, scannable flip-flops and control point insertion. A back gate bias can be applied to the combinational circuit during standby mode for low leakage. Scan Design is the most widely used structured DFT methodology, attempts to improve testability of a circuit by improving controllability and observability of storage elements in a sequential design. These scannable latches will be used to regain the state and output combination in which we want the circuit to be in after standby period is over.
Keywords :
combinational circuits; design for testability; flip-flops; logic design; logic testing; sequential circuits; back gate bias; circuit testability; combinational circuit; control point insertion; scan design; scannable flip-flops; scannable latches; standby synchronous sequential circuits sub-threshold leakage-power bias design; structured DFT methodology; testability logic; Clocks; Flip-flops; Logic gates; MOS devices; Sequential circuits; Silicon; Transistors; Back-gate bias; DFT; Scan Design; Sub-threshold leakage; control point insertion;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technology Trends in Electronics, Communication and Networking (ET2ECN), 2012 1st International Conference on
Conference_Location :
Gujarat
Print_ISBN :
978-1-4673-1628-6
Type :
conf
DOI :
10.1109/ET2ECN.2012.6470066
Filename :
6470066
Link To Document :
بازگشت