DocumentCode :
599477
Title :
Stochastic hardware architectures: A survey
Author :
Abdallah, Sarah ; Chehab, Ali ; Elhajj, Imad H. ; Kayssi, Ayman
Author_Institution :
Department of Electrical and Computer Engineering, American University of Beirut, 1107 2020, Lebanon
fYear :
2012
fDate :
3-5 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
Many emerging computer applications may be classified into recognition, mining, and synthesis (RMS) applications, or into stream-based media applications. One interesting and useful property of such applications is that they are tolerant to errors. In fact, these applications allow discrepancies in intermediate computations, but nevertheless are able to provide “acceptable” results. Research in this area leveraged this error tolerance in order to relax the zero-error tolerance requirement at the hardware level, and to shift error correction or concealment to the software application level. The main advantage of using such stochastic hardware architectures is in the major energy savings that are obtained since the circuits can be operated at reduced power supply levels. The hardware errors may be due to different components in the computer system. The purpose of this paper is to conduct a survey on techniques used in the design of stochastic architectures.
Keywords :
Approximation methods; Computer architecture; Hardware; Software; Software reliability; Stochastic processes; Stochastic computing; architecture; energy efficiency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Aware Computing, 2012 International Conference on
Conference_Location :
Guzelyurt, Cyprus
Print_ISBN :
978-1-4673-5326-7
Electronic_ISBN :
978-1-4673-5327-4
Type :
conf
DOI :
10.1109/ICEAC.2012.6471024
Filename :
6471024
Link To Document :
بازگشت