DocumentCode :
599576
Title :
Automated design technique for constant-gm rail-to-rail for OTA input stage
Author :
Mohamed, Ahmed Reda ; Ibrahim, M.F. ; Farag, Fathi
Author_Institution :
Electron. & Commun. Dept., Zagazig Univ., Zagazig, Egypt
fYear :
2012
fDate :
16-20 Dec. 2012
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a novel technique for an automated design to produce a constant transconductance (gm). This constant gm is valide over the entire common-mode input range for input stage of Low Voltage (LV) operational transconductance amplifier (OTA) based on DC level shifter. The issue lies at the input sage so, this automated design technique is created to rail-to-rail input stage of OTA. The key parameter is the bias current in DC level shifter (Ish). The proposed technique is responsible for finding the optimal Ish to obtain minimum variation on the gm of the OTA input stage. This technique is based on a script written on Linux, operating system, to be connected to the BSIM MOST model and netlist of the desired topology. Utility of the physics-based gm/ID characteristics, this technique is more suitable for short channel transistors in submicron processes. This work allows the design problem to be cast as a program. So, it offers an efficient, reliable, and fast way to implement high-performance of analog integrated circuits. The results demonstrate that gm variation can be restricted within ±1.25 %. The circuit is simulated in IBM 0.13μ CMOS technology with a single power supply 1.5-V.
Keywords :
CMOS analogue integrated circuits; circuit simulation; integrated circuit modelling; operational amplifiers; BSIM MOST model; DC level shifter; IBM CMOS technology; Linux; OTA input stage; analog integrated circuits; automated design technique; bias current; circuit simulation; common-mode input range; constant transconductance; constant-gm rail-to-rail; low voltage operational transconductance amplifier; operating system; physics-based characteristics; rail-to-rail input stage; short channel transistors; size 0.13 mum; submicron processes; voltage 1.5 V; CMOS integrated circuits; Low voltage; Operational amplifiers; Rail to rail amplifiers; Transconductance; Transistors; Constant transconductance gm; DC level shifter; LV; Rail-to-rail input stage; gm /ID characteristics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2012 24th International Conference on
Conference_Location :
Algiers
Print_ISBN :
978-1-4673-5289-5
Type :
conf
DOI :
10.1109/ICM.2012.6471440
Filename :
6471440
Link To Document :
بازگشت