• DocumentCode
    601558
  • Title

    A multi-level ladder converter supporting vertically-stacked digital voltage domains

  • Author

    Kesarwani, Kapil ; Schaef, Christopher ; Sullivan, C.R. ; Stauth, Jason T.

  • Author_Institution
    Thayer Sch. of Eng., Dartmouth Coll., Hanover, NH, USA
  • fYear
    2013
  • fDate
    17-21 March 2013
  • Firstpage
    429
  • Lastpage
    434
  • Abstract
    Modern digital systems are severely constrained by both battery life and operating temperatures, resulting in strict limits on total power consumption and power density. To continue to scale digital throughput at constant power density, there is a need for increasing parallelism and dynamic voltage/bias scaling. This work presents an architecture and power converter implementation providing efficient power-delivery for microprocessors and other high-performance digital circuits stacked in vertical voltage domains. A multi-level DC-DC converter interfaces between a fixed DC voltage and multiple 0.7 V to 1.4 V voltage domains stacked in series. The converter implements dynamic voltage scaling (DVS) with multi-objective digital control implemented in an on-board (embedded) digital control system. We present measured results demonstrating functional multi-core DVS and performance with moderate load current steps. The converter demonstrates the use of a two-phase interleaved powertrain with coupled inductors to achieve voltage and current ripple reduction for the stacked ladder-converter architecture.
  • Keywords
    DC-DC power convertors; digital circuits; digital control; embedded systems; inductors; system buses; battery life; current ripple reduction; digital circuits; dynamic voltage scaling; dynamic voltage/bias scaling; embedded system; inductors; modern digital systems; multi-level DC-DC converter; multi-objective digital control; multilevel ladder converter; on-board digital control system; operating temperatures; power consumption; power density; stacked ladder-converter architecture; two-phase interleaved powertrain; vertically-stacked digital voltage domains; voltage 0.7 V to 1.4 V; voltage ripple reduction;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Applied Power Electronics Conference and Exposition (APEC), 2013 Twenty-Eighth Annual IEEE
  • Conference_Location
    Long Beach, CA
  • ISSN
    1048-2334
  • Print_ISBN
    978-1-4673-4354-1
  • Electronic_ISBN
    1048-2334
  • Type

    conf

  • DOI
    10.1109/APEC.2013.6520245
  • Filename
    6520245