• DocumentCode
    602890
  • Title

    Energy-aware coarse-grained reconfigurable architectures using dynamically reconfigurable isolation cells

  • Author

    Jafri, Syed Mohammad Asad Hassan ; Bag, O. ; Hemani, Ahmed ; Farahini, Nasim ; Paul, Kolin ; Plosila, Juha ; Tenhunen, Hannu

  • Author_Institution
    R. Inst. of Technol., Stockholm, Sweden
  • fYear
    2013
  • fDate
    4-6 March 2013
  • Firstpage
    104
  • Lastpage
    111
  • Abstract
    This paper presents a self adaptive architecture to enhance the energy efficiency of coarse-grained reconfigurable architectures (CGRAs). Today, platforms host multiple applications, with arbitrary inter-application communication and concurrency patterns. Each application itself can have multiple versions (implementations with different degree of parallelism) and the optimal version can only be determined at runtime. For such scenarios, traditional worst case designs and compile time mapping decisions are neither optimal nor desirable. Existing solutions to this problem employ costly dedicated hardware to configure the operating point at runtime (using DVFS). As an alternative to dedicated hardware, we propose exploiting the reconfiguration features of modern CGRAs. Our solution relies on dynamically reconfigurable isolation cells (DRICs) and autonomous parallelism, voltage, and frequency selection algorithm (APVFS). The DRICs reduce the overheads of DVFS circuitry by configuring the existing resources as isolation cells. APVFS ensures high efficiency by dynamically selecting the parallelism, voltage and frequency trio, which consumes minimum power to meet the deadlines on available resources. Simulation results using representative applications (Matrix multiplication, FIR, and FFT) showed up to 23% and 51% reduction in power and energy, respectively, compared to traditional DVFS designs. Synthesis results have confirmed significant reduction in area overheads compared to state of the art DVFS methods.
  • Keywords
    fast Fourier transforms; matrix multiplication; reconfigurable architectures; APVFS; CGRA; DRIC; DVFS; FFT; FIR; autonomous parallelism; coarse-grained reconfigurable architecture; concurrency pattern; dynamically reconfigurable isolation cell; energy efficiency; energy-aware reconfigurable architecture; frequency selection algorithm; interapplication communication; matrix multiplication; self adaptive architecture; time mapping decision; voltage; Clocks; Hardware; Runtime; Synchronization; Throughput; Transmitters; Voltage control;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design (ISQED), 2013 14th International Symposium on
  • Conference_Location
    Santa Clara, CA
  • ISSN
    1948-3287
  • Print_ISBN
    978-1-4673-4951-2
  • Type

    conf

  • DOI
    10.1109/ISQED.2013.6523597
  • Filename
    6523597