DocumentCode :
602896
Title :
Low-energy digital filter design based on controlled timing error acceptance
Author :
Ku He ; Gerstlauer, Andreas ; Orshansky, Michael
Author_Institution :
Electr. & Comput. Eng., Univ. of Texas at Austin, Austin, TX, USA
fYear :
2013
fDate :
4-6 March 2013
Firstpage :
151
Lastpage :
157
Abstract :
In signal processing applications, large energy gains can be obtained by accepting some degradation in the output signal quality. Filters are at the core of many such systems. In this paper, we demonstrate the potential of a new paradigm for achieving favorable quality-energy trade-offs in digital filter design that is based on directly accepting timing errors in the datapath under aggressively scaled VDD. In an unmodified design, such scaling leads to rapid onset of timing errors and, consequently, quality loss. In a modified filter implementation, the onset of large errors is delayed, permitting significant energy reduction while maintaining high quality. Specifically, the innovations in the design include techniques for: 1) run-time adjustment of datapath bitwidth, and 2) design-time reordering of filter taps. We tested the new design strategy on several audio and image processing applications. The designs were synthesized using a 45nm standard cell library. Results of SPICE simulations on the entire designs show that up to 70% energy savings can be achieved while maintaining excellent perceived signal-to-noise ratios (SNRs). Compared to a traditional filter design, the area overhead of our architecture is about 2%.
Keywords :
FIR filters; IIR filters; audio signal processing; error correction; image processing; low-power electronics; FIR filters; IIR filters; SPICE simulations; area overhead; controlled timing error acceptance; datapath bitwidth; design time reordering; energy gains; error tolerant low-power design; filter taps; low-energy digital filter design; quality energy trade-off; quality loss; signal processing; signal-to-noise ratio; size 45 mm; standard cell library; Adders; Computer architecture; Delays; Finite impulse response filters; Logic gates; Transfer functions; Approximate Computing; Digital filters; Error Tolerant Design; Low Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2013 14th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-4951-2
Type :
conf
DOI :
10.1109/ISQED.2013.6523603
Filename :
6523603
Link To Document :
بازگشت