DocumentCode :
602904
Title :
Impact of conventional and emerging interconnects on the circuit performance of various post-CMOS devices
Author :
Ceyhan, Ahmet ; Naeemi, Azad
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2013
fDate :
4-6 March 2013
Firstpage :
203
Lastpage :
209
Abstract :
The trade-offs between the technology parameters of various interconnect technologies are investigated on the basis of their impacts on the circuit performances of emerging post-CMOS devices. In this paper, carbon nanotube field-effect transistor (CNFET), nanowire-based gate-all-around (GAA) tunneling field-effect transistor (TFET), FinFET and sub-threshold CMOS circuits are studied. Each of these devices are paired with the conventional Cu/low-k interconnect, single-wall carbon nanotube (SWNT) interconnect manufactured in horizontal bundles or in a single layer, and multi-layer graphene nanoribbon (GNR) interconnect. The relative performances of all these interconnect technologies with each type of device are evaluated. The interconnect technology option that gives the best performance in terms of circuit delay, energy-per-bit and energy-delay product (EDP) is reported for each of the device technologies.
Keywords :
CMOS integrated circuits; MOSFET; carbon nanotube field effect transistors; copper; delays; graphene; integrated circuit interconnections; low-k dielectric thin films; nanowires; tunnelling; C; CNFET; Cu; FinFET; TFET; carbon nanotube field effect transistor; circuit delay; circuit performance; emerging post-CMOS devices; energy delay product; interconnect technology; low-k interconnects; multilayer graphene nanoribbon interconnect; nanowire-based gate-all-around tunneling field effect transistor; single wall carbon nanotube interconnect; subthreshold CMOS circuits; technology parameters; CNTFETs; Capacitance; Delays; FinFETs; Integrated circuit interconnections; Performance evaluation; Resistance; Carbon nanotube FETs; Cu/low-k limitations; FinFETs; emerging carbon-based interconnects; performance benchmarking; sub-threshold CMOS; tunneling FETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2013 14th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4673-4951-2
Type :
conf
DOI :
10.1109/ISQED.2013.6523611
Filename :
6523611
Link To Document :
بازگشت