DocumentCode
603243
Title
Optimization of Leakage Current in SRAM Cell Using Shorted Gate DG FinFET
Author
Sikarwar, V. ; Khandelwal, Sourabh ; Akashe, Shyam
Author_Institution
VLSI, ITM Univ., Gwalior, India
fYear
2013
fDate
6-7 April 2013
Firstpage
166
Lastpage
170
Abstract
Scaling of conventional CMOS circuit tends to have short channel effects due to which, effect such as drain induced barrier lowering, hot electron effect, punch through etc takes place and hence leakage increases in the transistor. To minimize short channel effects, double gate FinFET is used. FinFET may be the most promising device in the LSI (large scale integration) circuits because it realizes the self-aligned double-gate structure easily. In this paper, six transistors SRAM cell is designed using the tied gate DG FinFET. Sub-threshold leakage current and gate leakage current of internal transistors are observed and compared with the conventional structure of 6T SRAM cell. DG FinFET SRAM cell is applied with self controllable voltage level technique and then leakage current is observed. Simulation is performed with cadence virtuoso tool in 45 nm technology. The total leakage of DG FinFET SRAM cell is reduced by 34% after applying self controllable voltage level technique.
Keywords
MOSFET; SRAM chips; CMOS circuit; LSI circuit; SRAM cell; cadence virtuoso tool; double gate FinFET; double gate structure; drain induced barrier lowering; gate leakage current; hot electron effect; internal transistors; large scale integration circuit; optimization; self controllable voltage level; short channel effect; shorted gate DG FinFET; CMOS integrated circuits; FinFETs; Leakage currents; Logic gates; SRAM cells; CMOS; SRAM cell; leakage current; tied gate DG FinFET;
fLanguage
English
Publisher
ieee
Conference_Titel
Advanced Computing and Communication Technologies (ACCT), 2013 Third International Conference on
Conference_Location
Rohtak
ISSN
2327-0632
Print_ISBN
978-1-4673-5965-8
Type
conf
DOI
10.1109/ACCT.2013.41
Filename
6524296
Link To Document