DocumentCode :
603377
Title :
FPGA Implementation of Discrete Fourier Transform Core Using NEDA
Author :
Mankar, A. ; Prasad, Narayan ; Meher, Sukadev
Author_Institution :
Dept. of Electron. & Commun. Eng, Nat. Inst. of Technol., Rourkela, India
fYear :
2013
fDate :
6-8 April 2013
Firstpage :
711
Lastpage :
715
Abstract :
Transforms like Discrete Fourier Transform (DFT) are a major block in communication systems such as OFDM, etc. This paper reports architecture of a DFT core using new distributed arithmetic (NEDA) algorithm. The advantage of the proposed architecture is that the entire transform can be implemented using adder/subtractors and shifters only, thus minimising the hardware requirement compared to other architectures. The proposed design is implemented for 16 - bit data path (12 - bit for comparison) considering both integer representation as well as fixed point representation, thus increasing the scope of usage. The proposed design is mapped on to Xilinx XC2VP30-7FF896 FPGA, which is fabricated using 130 nm process technology. The hardware utilization of the proposed design on the mapped FPGA is 295 slices, 478 4-input LUTs and 304 slice flip flops. The maximum on board frequency of operation of the proposed design is 79.339 MHz. The proposed design has 72.27% improvement in area, 10.31% improvement in both maximum clock frequency and throughput when compared to other designs.
Keywords :
adders; clocks; discrete Fourier transforms; field programmable gate arrays; fixed point arithmetic; flip-flops; logic design; DFT core architecture; LUT; NEDA algorithm; OFDM; Xilinx XC2VP30-7FF896 FPGA; adder/subtractor; communication system; data path; discrete Fourier transform; fixed point representation; flip flop; frequency 79.339 MHz; hardware requirement; hardware utilization; integer representation; mapped FPGA; maximum clock frequency; new distributed arithmetic algorithm; process technology; shifter; size 130 nm; word length 16 bit; Adders; Computer architecture; Discrete Fourier transforms; Equations; Field programmable gate arrays; Hardware; Mathematical model; DSP; Discrete Fourier Transform (DFT); FPGA; new distributed arithmetic (NEDA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2013 International Conference on
Conference_Location :
Gwalior
Print_ISBN :
978-1-4673-5603-9
Type :
conf
DOI :
10.1109/CSNT.2013.152
Filename :
6524495
Link To Document :
بازگشت