DocumentCode :
603381
Title :
Design and Verification of nMOSFET for Low Leakage at 90nm Process Technology
Author :
Trivedi, Praveen ; Chatterjee, A.K. ; Gupta, H.R.
Author_Institution :
Alwar Inst. of Eng. & Tech., Alwar, India
fYear :
2013
fDate :
6-8 April 2013
Firstpage :
732
Lastpage :
735
Abstract :
The development of MOSFET technology in the VLSI era has been governed by the device scaling. When a MOSFET is scaled into the deep sub-micrometer region several types of leakage components are come in to the picture. Low power MOSFET devices can be developed from advanced fabrication process. Once the channel length and oxide thickness of MOSFET are selected, the most important process changes are implant conditions like surface implant, halo and source drain extension implant. In this paper low leakage and high performance 90nm channel length MOSFET is optimized. The parameters under investigation are VT, ID-VG characteristics and ION/IOFF relation.
Keywords :
MOSFET; VLSI; VLSI; deep submicrometer region; device scaling; fabrication process; halo; leakage component; nMOSFET; process technology; size 90 nm; source drain extension implant; surface implant; Doping; Fabrication; Implants; Logic gates; MOSFET; Substrates; Threshold voltage; 90nm NMOS; Halo and Retrograde doping; LDD implant; Leakage; Off current; On current;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2013 International Conference on
Conference_Location :
Gwalior
Print_ISBN :
978-1-4673-5603-9
Type :
conf
DOI :
10.1109/CSNT.2013.156
Filename :
6524499
Link To Document :
بازگشت