DocumentCode :
603458
Title :
Low Power Low Noise Neural Amplifier with Adjustable Gain
Author :
de Oliveira Dutra, O. ; Pimenta, Tales C.
Author_Institution :
Grupo de Microeletronica, Univ. Fed. de Eng. de Itajuba-UNIFEI, Pinheirinho-Itajuba, Brazil
fYear :
2012
fDate :
19-23 Nov. 2012
Firstpage :
371
Lastpage :
376
Abstract :
This work describes a 0.5 μm CMOS implementation of a Folded Cascode OTA designed for minimum Input Referred Noise for non-implantable EEG SoC arrays. It is also described a small area PID feedback network using a high resistive pMOS pseudo-resistor and small integration capacitances for programmable gain control throughout parasitic insensitive nMOS switches. Simulation results show that it achieves about 2.2 μVrms of input referred noise for 6 μA of total current at ±1.8 V supply voltage. The circuit provides a NEF of 4.55 within a 1.96 kHz bandwidth and midband gain of 40.22 dB.
Keywords :
CMOS digital integrated circuits; electroencephalography; feedback; gain control; low-power electronics; neural chips; operational amplifiers; system-on-chip; three-term control; CMOS implementation; bandwidth 1.96 kHz; current 6 muA; folded cascode OTA design; gain 40.22 dB; high-resistive pMOS pseudoresistor; integration capacitance; low-power low-noise neural amplifier; minimum input referred noise; nonimplantable EEG SoC arrays; parasitic insensitive nMOS switches; programmable gain control; size 0.5 mum; small-area PID feedback network; EEG; Electroencephalogram; Low Noise; Low Power; Neural Amplifier; OTA; PID FeedBack Network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Robotics and Automotive Mechanics Conference (CERMA), 2012 IEEE Ninth
Conference_Location :
Cuernavaca
Print_ISBN :
978-1-4673-5096-9
Type :
conf
DOI :
10.1109/CERMA.2012.66
Filename :
6524608
Link To Document :
بازگشت