DocumentCode :
603479
Title :
Analysis and Improvement of Transformation-Based Reversible Logic Synthesis
Author :
Chandak, C. ; Chattopadhyay, Abhiroop ; Majumder, Subhashis ; Maitra, Samita
Author_Institution :
IIT Kharagpur, Kharagpur, India
fYear :
2013
fDate :
22-24 May 2013
Firstpage :
47
Lastpage :
52
Abstract :
Ultra-low power dissipation for nanoscale circuits and future technologies such as quantum computing require reversible logic. Existing methods of reversible logic synthesis attempt to minimize gate count, quantum cost, garbage count and try to achieve scalability for large Boolean functions. Several notable heuristics for reversible logic synthesis employ a method based on repeated transformation, demonstrating excellent performance compared to available optimal results. In this paper, we suggest two novel techniques to the transformation-based synthesis flow for improving synthesis outcome. The first technique is based on properties of Boolean functions and the second technique incorporates generalized Fredkin gates during synthesis flow. We present theoretical results and experimental evidence in support of our strategies.
Keywords :
Boolean functions; logic circuits; logic gates; low-power electronics; network synthesis; Boolean function; garbage count; gate count minimization; generalized Fredkin gate; nanoscale circuit; quantum computing; quantum cost; scalability; transformation-based reversible logic synthesis; ultralow power dissipation; Boolean functions; Complexity theory; Hamming distance; Logic gates; Matrix decomposition; Optimization; Upper bound; Fredkin; Reversible Logic Synthesis; Toffoli;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2013 IEEE 43rd International Symposium on
Conference_Location :
Toyama
ISSN :
0195-623X
Print_ISBN :
978-1-4673-6067-8
Electronic_ISBN :
0195-623X
Type :
conf
DOI :
10.1109/ISMVL.2013.14
Filename :
6524638
Link To Document :
بازگشت