DocumentCode :
604708
Title :
Novel transistor level realization of ultra low power high-speed adiabatic Vedic multiplier
Author :
Chanda, Manash ; Banerjee, Sean ; Saha, D. ; Jain, Sonal
Author_Institution :
ECE Dept., Meghnad Saha Inst. of Technol., India
fYear :
2013
fDate :
22-23 March 2013
Firstpage :
801
Lastpage :
806
Abstract :
In this paper, we describe an energy-efficient Vedic multiplier structure using Energy Efficient Adiabatic Logic (EEAL). The power consumption of the proposed multiplier is significantly low because the energy transferred to the load capacitance is mostly recovered. The proposed 8×8 CMOS and adiabatic multiplier structure have been designed in a TSMC 0.18 μm CMOS process technology and verified by Cadence Design Suite. Both simulation and measurement results verify the functionality of such logic, making it suitable for implementing energy-aware and performance-efficient very-large scale integration (VLSI) circuitry.
Keywords :
CMOS logic circuits; VLSI; low-power electronics; multiplying circuits; Cadence Design Suite; EEAL; TSMC CMOS process technology; VLSI circuitry; adiabatic Vedic multiplier structure; energy efficient adiabatic logic; energy-aware; power consumption; size 0.18 mum; transistor level realization; very-large scale integration circuitry; Adders; CMOS integrated circuits; Clocks; Delays; Inverters; MOS devices; Power demand; adiabatic; low power; multiplier; single phase;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation, Computing, Communication, Control and Compressed Sensing (iMac4s), 2013 International Multi-Conference on
Conference_Location :
Kottayam
Print_ISBN :
978-1-4673-5089-1
Type :
conf
DOI :
10.1109/iMac4s.2013.6526516
Filename :
6526516
Link To Document :
بازگشت