Title :
Design of optimized CIC decimator and interpolator in FPGA
Author :
Bhakthavatchalu, R. ; Karthika, V.S. ; Ramesh, L. ; Aamani, B.
Author_Institution :
Dept. of Electron. & Commun. Eng., Amrita Vishwa Vidyapeetham, Kollam, India
Abstract :
Cascaded Integrator Comb (CIC) filters are extensively used in Multirate signal processing as a filter for both decimation and interpolation processes. This paper analyzes optimized architecture and implementation aspects of decimator and interpolator using CIC filter and comparison between the results in hardware and simulations. The hardware is synthesized in FPGA and verified with Modelsim and Matlab simulation results. CIC filters function as efficient anti-aliasing filters before downsampling of signals in decimation process and as anti-imaging filters after upsampling of signals in interpolation process. This paper also discusses about pipelining, throughput and area reduction techniques and performance analysis with respect to the number of stages (N) and rate change factor (R) of the filter.
Keywords :
cascade networks; circuit simulation; comb filters; electronic engineering computing; field programmable gate arrays; interpolation; signal sampling; CIC filter; FPGA; Matlab simulation; Modelsim; antialiasing filter; antiimaging filter; area reduction; cascaded integrator comb filter; decimation process; interpolation process; interpolator; multirate signal processing; optimized CIC decimator; optimized architecture; pipelining; rate change factor; signal downsampling; throughput; Delays; Field programmable gate arrays; Filtering theory; Finite impulse response filters; Interpolation; Table lookup; Transfer functions; CIC Filter; Decimator; FPGA; Interpolator; Modelsim; Multirate;
Conference_Titel :
Automation, Computing, Communication, Control and Compressed Sensing (iMac4s), 2013 International Multi-Conference on
Conference_Location :
Kottayam
Print_ISBN :
978-1-4673-5089-1
DOI :
10.1109/iMac4s.2013.6526518