Title :
Confidence Based Power Aware Testing
Author :
Maiti, T.K. ; Kundu, Sandipan ; Dutta, Arin ; Chattopadhyay, Subrata
Author_Institution :
Coll. of Eng. & Manage., Kolaghat, India
Abstract :
In modern deep sub-micron technology, it is very crucial to have quality product with low power test and desired level of fault coverage. In this paper, we address a technique to reduce test length with efficiently managed scan power and higher test quality, targeting to achieve a desired level of fault coverage with all essential (marked) faults being covered as well. This can aid in achieving a trade-off between test time and quality assurance of the product. It can provide a level of confidence about the correctness of system functionalities for the amount of test effort incorporated. Experimental results of our approach on ISCAS´89 benchmark circuits show a good reduction in test length with improved fault coverage. It also makes the resulting test set power aware.
Keywords :
fault diagnosis; integrated circuit testing; low-power electronics; power aware computing; quality assurance; ISCAS´89 benchmark circuits; deep sub-micron technology; fault coverage; low power test; power aware testing; quality assurance; scan power; Confidence based testing; WSA; fault coverage; power consumption during testing;
Conference_Titel :
Electronic System Design (ISED), 2012 International Symposium on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-4704-4
DOI :
10.1109/ISED.2012.22