DocumentCode :
604732
Title :
CSP-Filling: A New X-Filling Technique to Reduce Capture and Shift Power in Test Applications
Author :
Sivanantham, S. ; Sarathkumar, K. ; Manuel, J.P. ; Mallick, P.S. ; Perinbam, J.R.P.
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
fYear :
2012
fDate :
19-22 Dec. 2012
Firstpage :
135
Lastpage :
139
Abstract :
In this paper, we present a new X-filling technique to reduce the shift and capture transitions occurred during scan based test application. The unspecified bits in the test cubes are filled with the logic value of 1´s or 0´s using the proposed don´t care filling technique, namely CSP - filling in such a way that the both average power and peak power in test applications are reduced. In our approach, the capture transition is made to be within the peak-power limit of the circuit under test while reducing the average power in shift-in phase of test applications. The experimental results obtained from ISCAS´89 benchmark circuits show that, the CSP - filling technique provides a significant reduction in both shift and capture transitions in test mode.
Keywords :
automatic test pattern generation; design for testability; integrated circuit testing; logic circuits; CSP-filling; ISCAS´89 benchmark circuits; X-filling technique; capture transitions; logic value; scan based test application; shift transitions; shift-in phase; Integrated circuits; Low power testing; Scan testing; X-fi capture power; design for testability; lling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2012 International Symposium on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-4704-4
Type :
conf
DOI :
10.1109/ISED.2012.62
Filename :
6526569
Link To Document :
بازگشت