DocumentCode :
604735
Title :
Identifying Faulty TSVs in 3D Stacked IC during Pre-bond Testing
Author :
Roy, Sandip Kumar ; Chatterjee, Saptarshi ; Giri, Chandan
Author_Institution :
Dept. of Inf. Technol., Bengal Eng. & Sci. Univ., Shibpur, India
fYear :
2012
fDate :
19-22 Dec. 2012
Firstpage :
162
Lastpage :
166
Abstract :
Design of through-Silicon-Via (TSV) based 3D IC is became feasible recently. Testing of TSVs is an important issue in this respect. It is a challenge to test the TSVs before the bonding of different layers so that the manufacturing defects of TSV can be identified properly. In this paper, we are trying to test the TSVs before bonding. Here we have proposed a heuristic algorithm to locate the faulty TSVs uniquely and at the same time it reduces the test time significantly for locating those faulty TSVs. Simulation results how that our algorithm achieved up to on an average 33% reduction in test time for a 20 TSV network than serial testing approach. Our algorithm also performs better in terms of est time reduction than the previous work present in the literature.
Keywords :
integrated circuit testing; three-dimensional integrated circuits; 3D stacked IC; TSV; heuristic algorithm; manufacturing defects; pre-bond testing; through-silicon-via; time reduction; 3D IC; Pre-bond testing; TSV test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2012 International Symposium on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-4704-4
Type :
conf
DOI :
10.1109/ISED.2012.49
Filename :
6526576
Link To Document :
بازگشت