Title :
ADPLL design and implementation on FPGA
Author :
Lata, Kanchan ; Kumar, Manoj
Author_Institution :
Dept. of Electron. & Commun. Eng., Indian Inst. of Inf. Technol., Allahabad, India
Abstract :
This paper presents the ADPLL design using Verilog and its implementation on FPGA. ADPLL is designed using Verilog HDL. Xilinx ISE 10.1 Simulator is used for simulating Verilog Code. This paper gives details of the basic blocks of an ADPLL. In this paper, implementation of ADPLL is described in detail. Its simulation results using Xilinx are also discussed. It also presents the FPGA implementation of ADPLL design on Xilinx vertex5 xc5vlx110t chip and its results. The ADPLL is designed of 200 kHz central frequency. The operational frequency range of ADPLL is 189 Hz to 215 kHz, which is lock range of the design.
Keywords :
digital phase locked loops; field programmable gate arrays; hardware description languages; logic design; ADPLL design; FPGA; Verilog HDL; Verilog code; Xilinx vertex5 xc5vlx110t chip; frequency 189 Hz to 215 kHz; frequency 200 kHz; Detectors; Field programmable gate arrays; Frequency shift keying; Hardware design languages; Phase locked loops; Radiation detectors; ADPLL; DCO; FPGA; Loop Filter; Phase Detector;
Conference_Titel :
Intelligent Systems and Signal Processing (ISSP), 2013 International Conference on
Conference_Location :
Gujarat
Print_ISBN :
978-1-4799-0316-0
DOI :
10.1109/ISSP.2013.6526917