DocumentCode :
605494
Title :
Symmetric transparent online BIST for arrays of word-organized RAMs
Author :
Voyiatzis, Ioannis ; Efstathiou, C. ; Sgouropoulou, C.
Author_Institution :
Dept. of Inf., Technol. Educ. Inst. of Athens, Athens, Greece
fYear :
2013
fDate :
26-28 March 2013
Firstpage :
122
Lastpage :
127
Abstract :
Transparent BIST schemes for RAM modules assure the preservation of the memory contents during periodic testing. Symmetric Transparent Built-in Self Test (BIST) schemes skip the signature prediction phase required in traditional transparent BIST, achieving considerable reduction in test time. Previous works on symmetric transparent BIST schemes require that a separate BIST module is utilized for each RAM under test. This approach, given the large number of memories available in current chips, increases the hardware overhead of the BIST circuitry. In this work we propose a Symmetric transparent BIST scheme that can be utilized to test RAMs of different word widths; hence, more than one RAMs can be tested in a roving manner. The hardware overhead of the proposed scheme is considerably smaller compared to the utilization of previously proposed symmetric transparent schemes, for typical memory configurations.
Keywords :
built-in self test; random-access storage; RAM; hardware overhead; symmetric transparent online built-in self test; Decision support systems; Diffusion tensor imaging; Nanoscale devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2013 8th International Conference on
Conference_Location :
Abu Dhabi
Print_ISBN :
978-1-4673-6039-5
Electronic_ISBN :
978-1-4673-6038-8
Type :
conf
DOI :
10.1109/DTIS.2013.6527791
Filename :
6527791
Link To Document :
بازگشت