Title :
Design and simulation of hybrid SET-MOS pass transistor logic based universal logic gates
Author :
Jain, Abhishek ; Ghosh, A. ; Sarkar, Subir Kumar
Abstract :
In order to improve density of integration in VLSI chips and to ensure ultra low power dissipation Co-design of MOS transistor along with Single electron transistor is considered as one of the best option to work with. In the present work we have designed universal logic gates using hybrid SET-MOS based pass transistor logic. The logic gates are consists of one Single electron transistor and one NMOS transistor, both are working as pass transistors. In this paper we have designed NAND and NOR logic gates by providing inputs in their original and complemented form to the different nodes of the pass transistors depending upon the realization of that particular logic gate.
Keywords :
MOSFET; design engineering; logic gates; single electron transistors; transistor circuits; NAND logic gates; NMOS transistor; NOR logic gates; VLSI chips; hybrid SET MOS pass transistor logic; single electron transistor; ultra low power dissipation codesign; universal logic gates; CMOS integrated circuits; Integrated circuit modeling; Logic gates; MOSFET; Simulation; Single electron transistors; Hybrid Circuit; Pass Transistor Logic; Single Electron Transistor (SET); Tanner Spice; Universal Logic Gates;
Conference_Titel :
Emerging Trends in Computing, Communication and Nanotechnology (ICE-CCN), 2013 International Conference on
Conference_Location :
Tirunelveli
Print_ISBN :
978-1-4673-5037-2
DOI :
10.1109/ICE-CCN.2013.6528558