DocumentCode :
606291
Title :
FPGA implementation of pipelined CORDIC based quadrature direct digital synthesizer with improved SFDR
Author :
Prasad, N ; Swain, Ayas Kanta ; Mahapatra, Kamala Kanta
Author_Institution :
Dept. of Electronics and Communication Engineering, National Institute of Technology, Rourkela, India - 769008
fYear :
2013
fDate :
20-21 March 2013
Firstpage :
756
Lastpage :
760
Abstract :
Direct Digital Synthesizers (DDSs) or Numerically Controlled Oscillators (NCOs) are nowadays prominently used in the applications of RF signal processing, satellite communications, etc. This paper brings out the FPGA implementation of one such DDS which has quadrature outputs. The proposed design, which is based on pipelined CORDIC, has considerable improvement in terms of spurious free dynamic range (SFDR) compared to other existing designs at reduced hardware. The design is implemented on Xilinx XC3S500E-4FG320 FPGA, fabricated in 90 nm process technology. The design has utilized 487 slices and 967 4-input look up tables (LUTs) as its hardware count. The maximum sampling frequency of the proposed design is 107.216 MHz. The SFDR of proposed DDS is −96.31 dBc.
Keywords :
Field programmable gate arrays; Frequency conversion; Frequency synthesizers; Indexes; Noise; Tuning; CORDIC; DDS; FPGA; NCO; Quadrature outputs; SFDR;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits, Power and Computing Technologies (ICCPCT), 2013 International Conference on
Conference_Location :
Nagercoil
Print_ISBN :
978-1-4673-4921-5
Type :
conf
DOI :
10.1109/ICCPCT.2013.6529048
Filename :
6529048
Link To Document :
بازگشت