DocumentCode :
606896
Title :
Impact of circuit load on the ageing mode of VDMOS chips using 3D FEM electro-thermal modelling
Author :
Marcault, E. ; Massol, J.L. ; Tounsi, Patrick ; Dorkel, J.M.
Author_Institution :
LAAS, Toulouse, France
fYear :
2013
fDate :
14-17 April 2013
Firstpage :
1
Lastpage :
4
Abstract :
Currently a strong demand for robustness has emerged in all areas of power devices applications. Accordingly, phenomena at the origin of the failure mechanism must be studied. However, these phenomena are difficult to capture experimentally; hence, multi-physics 3D FEM simulations are strongly needed. Generally, these simulations are electro-thermal or electro-thermo-mechanical and the electrical part of these simulations are restricted to an imposed current flow through resistive materials. Nevertheless in real application the current level is in fact imposed by the circuit load. This paper deals with a methodology based on spiceelectrical models coupled with 3D FEM thermal simulation to evaluate the impact of load (like bulb or Xenon automotive lighting device) which could lead to a short circuit.
Keywords :
MIS devices; ageing; failure analysis; finite element analysis; semiconductor device models; 3D FEM electro-thermal modelling; VDMOS chips ageing mode; circuit load; current level; electrical models; failure mechanism; multiphysics 3D FEM simulations; power devices applications; resistive materials; Abstracts; Aging; Finite element analysis; Joints; Metallization; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE), 2013 14th International Conference on
Conference_Location :
Wroclaw
Print_ISBN :
978-1-4673-6138-5
Type :
conf
DOI :
10.1109/EuroSimE.2013.6529957
Filename :
6529957
Link To Document :
بازگشت